Version. 1.12

YAMAHA

LSI

YM2610

Application Manual

OPNB 6-ch,4-OP.FM + SSG + ADPCM sound generator

1995/1/20

# YM2610

FM Operator Type-NB(OPNB)

■ Summary

OPNBは、FM音源方式を採用することにより、新しいタイプのシンセサイザーとしての威力をもち、あらゆる音に対応することができます。 Additionally, it can be easily connected to a microcomputer or microprocessor, and contains built-in registers for storing tone information.

さらにOPNBは、FM方式の音源とは異なった矩形波の音源およびnoise発生器に加えてADPCM音源部が内蔵されています。

#### ■ Features

- ●FM方式の音源を採用し、4音同時発生が可能であり、4音をそれぞれ異色音にすることができる。
- 4 sounds, 1 of which can be complex sine wave speech synthesis
- Two built-in programmable timers
- Built-in LFO functionality
- In addition to FM synthesis and SSG (square wave generation), ADPCM output is possible.
- ●FM音源部及びADPCM-A音源と同B音源にLR出力制御機能あり
- Nch-Si Gate MOS LSI
- 5V single power supply
- 64 pins

#### 1. Summary

OPNB has two types of ADPCM output, LR出力を可能にしたものであり主な Features:

- 1. FM tone generator 4 channels
- 2. Additional LFO functions
- 3. Left/Right Output
- 4. ADPCM-A tone generator
- 6 channel polyphony
- External Memory Bankswitching up to 16 MB
- 5. ADPCM-B tone generator
- 1 channel
  Variable Sampling Rate
- (1.8KHz~55.5KHz) ・External Memory 最大連続16MBまで可能

#### 2. ブロック図



#### 3. Major Functions

# (a) FM tone generator

: 4 Channels Operators : 4 Algorithms : 8

LFO function : Amplitude, Frequency Modulation, Modulation Existence,

LFO Frequency can be set.

複合 Sine Wave Speech Synthesis : 4音中1音可能

: Type A, Type B Timers

LR Output Control : Can be controlled by On/Off

: YM3016 (16 pins) Compatible DAC

# (B) SSG tone generator

Polyphony : 3 Square Waves and White Noise : Converted to analog by built-in DAC, Analog Output then the output is mixed to 1 terminal.

# (c) ADPCM-A tone generator

ADPCM-A bit depth : 4 bits Channels

: 18.5KHz Sampling Rate

Sound Data ROM : 外部ROMにより最大連続1Mバイト/6音

Up to 16MB possible with bank switching : 外部より設定可能 Resolution 256 bytes

Start Address End Address : 外部より設定可能 Resolution 256 bytes

Key On, Dump : Event-driven

Channel Level : Can be controlled for each channel
Output Level : Can control the level of all channels at the same time

LR Output Control : Can be controlled by On/Off

# (B) ADPCM-B tone generator

ADPCM-B bit depth: 4 bits

Channels

: 1.8~55.5KHz Sampling Rate

Sound Data ROM : 外部ROMにより最大連続16Mバイトまで可能 Start Address : 外部より設定可能 Resolution 256 bytes End Address : 外部より設定可能 Resolution 256 bytes

Linear interpolation rate : 55.5KHz

Output Level : Controllable Repeat Play : Possible

LR Output Control : Can be controlled by On/Off

#### 4. 端子配置図

|               | _  |     | <br> |    |        |
|---------------|----|-----|------|----|--------|
| GND           | 1  | 1   | 0    | 64 | φS     |
| DO            | 2  | 1/0 | 1    | 63 | φM     |
| D1            | 3  | 1/0 | 1    | 62 | VCC    |
| D2            | 4  | 1/0 | 1    | 61 | A1     |
| D3            | 5  | 1/0 | 1    | 60 | A0     |
| D4            | 6  | 1/0 | 1    | 59 | RD     |
| D5            | 7  | 1/0 | 1    | 58 | ₩R     |
| D6            | 8  | 1/0 | 1    | 57 | cs *   |
| D7            | 9  | 1/0 | 0    | 56 | TRQ    |
| 常 RAD7        | 10 | 1/0 | 1/0  | 55 | PAD7   |
| ★ RAD6        | 11 | 1/0 | 1/0  | 54 | PAD6   |
| <b>≭</b> RAD5 | 12 | 1/0 | 1/0  | 53 | PAD5   |
| <b>≭</b> RAD4 | 13 | 1/0 | 1/0  | 52 | PAD4   |
| 常 RAD3        | 14 | 1/0 | 1/0  | 51 | PAD3   |
| ★ RAD2        | 15 | 1/0 | 1/0  | 50 | PAD2   |
| ≭ RAD1        | 16 | 1/0 | 1/0  | 49 | PAD1   |
| ★ RADO        | 17 | 1/0 | 1/0  | 48 | PADO   |
| GND           | 18 | 1   | 0    | 47 | PMPX   |
| VCC           | 19 | 1   | 0    | 46 | POE    |
| RMPX          | 20 | 0   |      | 45 | NC     |
| ROE           | 21 | 0   | 0    | 44 | PA11   |
| RA9           | 22 | 0   | 0    | 43 | PA10   |
| RA8           | 23 | 0   | 0    | 42 | PA9    |
| NC            | 24 |     | 0    | 41 | PA8    |
| NC            | 25 |     | 1    | 40 | TEST * |
| AGND          | 26 | 1   |      | 39 | NC     |
| ANALOG OUT    | 27 | 0   | 0    | 38 | RA23   |
| AVCC          | 28 | 1   | 0    | 37 | RA22   |
| SH1           | 29 | 0   | 0    | 36 | RA21   |
| SH2           | 30 | 0   | 0    | 35 | RA20   |
| 0P0           | 31 | 0   |      | 34 | NC     |
| GND           | 32 | 1   | 1    | 33 | 1C *   |
| GIID          |    |     |      | 30 |        |

注:・本図はTOP VIEW

- ・\*印の端子はブルアップ抵抗でVCC にブルアップされています。
- (NC)は無接続端子を示す。(無接続にてご使用ください)

# 5. Pin Description

Φm (I): Master Clock. 8MHz.

 $\Phi$ s, SH1, SH2 (I): DA Converter Clock ( $\Phi$ s) and Synchronization Signals (SH1, SH2).

OPO (I): FM, ADPCM-A, ADPCM-B serial data output.

DO~D7 (I/O): 8bit bi-directional data bus. プロセッサとデータのやり取りをします。

 $\overline{\text{CS}}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , A1, A0(I) : D0~D7 data bus control. (See next page)

IRQ (0): Interrupt signal. Open drain output.

ANALOG OUT (0): SSG部のanalog出力です。ソースフォロワ出力。

RADO~RAD7 (I/O): ADPCM-A音源用ROMアドレス出力及びROMからのデータ入力です。

 $RA8 \sim RA9$  (0) : ADPCM-A sound ROM address output.

RA20~RA23 (0) : ADPCM-A sound ROM bankswitching.

RMPX (0) : ADPCM-A sound ROM address (lower 10 bits, upper 10 bits) latch.

ROE (0): ADPCM-A音源用ROMのアウトプットイネーブル用です。

PADO~PAD7 (I/O): ADPCM-B音源用ROMのアドレス出力及びROMからのデータ入力です。

PA8~PA11 (0): ADPCM-B音源用ROMのアドレス出力です。

PMPX (0): ADPCM-B sound ROM address (lower 12 bits, upper 12 bits) latch.

\_\_\_\_ POE (0): ADPCM-B音源用ROMのアウトプットイネーブル用です。

IC (I): Initialization input.

TEST (I): Test input. GND, AGND (I): Ground pin.

VCC, AVCC (I): +5V power supply pin.

# ■ Data Bus Control

レジスタのアドレスやデータのリード、ライトなどのデータバスコントロールは、CS, RD, WR, A1, A0の各信号で行います。

| <br>  CS  <br> | <br>  RD       | <br>  WR       | A1             | A0             | Addr. Range               | <br>  Description<br>                       |  |  |  |
|----------------|----------------|----------------|----------------|----------------|---------------------------|---------------------------------------------|--|--|--|
| <br> <br>  0   | 1 1            | 0              | 0              | 0              | \$00 - \$28               | <br>  SSG,Timer,ADPCM-B,etc.addr.write<br>  |  |  |  |
| <br> <br>      | <br>           |                |                |                | \$30 - \$B6               | <br>  FM channel 1,2 address write<br>      |  |  |  |
| <br> <br>  0   | <br>   <br>  1 | <br>   <br>  0 | <br>   <br>  0 | <br>   <br>  1 | \$00 - \$28               | <br>  SSG,Timer,ADPCM-B,etc. data write<br> |  |  |  |
| <br> <br>      |                | <br>           | <br>           |                | \$30 - \$B6               | <br>  FM channel 1,2 data write<br>         |  |  |  |
| <br> <br>  0   | <br>   <br>  1 | <br>   <br>  0 | <br>   <br>  1 | <br>   <br>  0 | \$00 - \$2D               | ADPCM-A address write                       |  |  |  |
| <br> <br>      | <br>   <br>    | <br>   <br>    | <br>           | <br>           | \$30 - \$B6               | FM channel 3,4 address write                |  |  |  |
| <br> <br>  0   | <br>   <br>  1 | <br>   <br>  0 | <br>   <br>  1 | <br>   <br>  1 | \$00 - \$2D               | <br>  ADPCM-A data write<br>                |  |  |  |
| <br> <br>      | <br>   <br>    | <br>   <br>    | <br>   <br>    | <br>           | \$30 - \$B6               | <br>  FM channel 3,4 data write<br>         |  |  |  |
| <br>  0 <br>   | <br>  0 <br>   | <br>  1 <br>   | <br>  0 <br>   | 0              | \$XX                      | <br>  Status O data read<br>                |  |  |  |
| <br>  0 <br>   | <br>  0 <br>   | <br>  1 <br>   | <br>  0 <br>   | <br>  1<br>    | \$00 - \$0D               | <br>  SSG data read<br>                     |  |  |  |
| <br>  0 <br>   | <br>  0 <br>   | <br>  1 <br>   | <br>  1 <br>   | 0              | \$XX   Status 1 data read |                                             |  |  |  |
| <br>  1 <br>   | <br>  X <br>   | <br>  X <br>   | <br>  X <br>   | X  <br>  X     | \$XX                      | <br>  DO-D7 is high impedance<br>           |  |  |  |

#### 6. Electrical Characteristics

1. Absolute Maximum Rating

| <br>  Item                                                                 | <br>  Rated Value<br>                 | Units |
|----------------------------------------------------------------------------|---------------------------------------|-------|
| <br>  Terminal Voltage<br>  Operating Ambient Temp.<br>  Storage Temp.<br> | <br>  -0.3~7.0<br>  0~70<br>  -50.125 | <br>  |

# 2. Recommended operating conditions

| Item                 | Symbol                 | Minimum               | Standard         | Maximum                | Units |
|----------------------|------------------------|-----------------------|------------------|------------------------|-------|
|                      |                        |                       |                  |                        |       |
| Power supply voltage | <br>  Vcc<br>  GND<br> | <br>  4.75<br>  0<br> | <br>  5.0<br>  0 | <br>  5. 25<br>  0<br> |       |

3. DC Characteristics ( $Vcc=5v\pm5\%$ ,  $Too=0\sim70^{\circ}C$ )

| <br>  I t                         | e m                                                        | <br>  Symbol       | Conditions                          | <br> <br> <br>  Minimum | <br> <br>  Maximum | <br>                |
|-----------------------------------|------------------------------------------------------------|--------------------|-------------------------------------|-------------------------|--------------------|---------------------|
| <br>                              | /oltage   All Input                                        |                    | <br> <br>  VIH                      | <br> <br>               | <br> <br>  2. 0    | <br>                |
|                                   |                                                            |                    |                                     |                         |                    |                     |
| <br>  Input Low Level Vo<br>      | oltage   All Input                                         | <br> ts            | <br>  VIL                           | <br> <br>               | <br> -0.3  <br>    | <br>  0.8   V  <br> |
| <br>  クロック入力<br>  HighLevel電圧<br> | φM<br>                                                     | <br>               | <br>                                | <br>                    | <br> 0             | <br>  <br>     <br> |
| <br>  クロック入力<br>  LowLevel電圧<br>  | φM<br>                                                     | <br>               | <br>                                | <br>    -0.<br>         | <br> 3             | <br>                |
| <br>  入カリーク電圧<br>                 | $  \overline{\phi} \overline{M}, \overline{WR}, RD, AO, N$ | <br>\1             | <br>  VIN=0~5\<br>                  | <br>V   -10<br>         | <br>  10<br>       |                     |
| <br>  スリーステート入力<br>  (オフ状態)<br>   | 電源   DO~D7<br>                                             | <br>               | <br>                                | <br> 0~5V   -<br> <br>  | <br>-10  <br> <br> | <br>  10   μA  <br> |
| <br>  出力HighLevel電圧<br>           | <br>  IRQを除く出力<br>                                         | <br>  VOH<br>      | <br>  IOH=0.4mA<br>                 | <br>  2.4<br>           | <br>               | <br>  V  <br>       |
| <br>  出力LowLevel電圧<br>            | 全出力                                                        | <br>  VOL<br>      | <br>  IOL=2mA<br>                   | <br> <br>               | <br>  0.4<br>      | <br>  V  <br>       |
| <br>  出カリーク電圧<br>  (オフ状態)<br>     | IRQ                                                        | <br>               | <br>  V0H=0~5\<br> <br>             | <br>V                   | <br>  10<br> <br>  |                     |
| <br>  アナログ出カ電圧<br> <br> <br> <br> | ANALOG OUT                                                 | <br>  VOA<br> <br> | <br>  最大音量<br>  3音同時  <br>  RL=470Ω | <br>                    | <br>               | <br> 1.             |
| <br> <br>  電源電流<br>               |                                                            | ICC                |                                     |                         | 200                | <br>  mA  <br>  l   |
| <br> <br>  プルアップ抵抗                | RADO~RAD7, TES                                             | ST   RPU           |                                     | 60                      | 600                | <br>                |

| <br> <br>      |               | <br> <br>    | <br> <br>        | <br> <br> |    | <br>           |
|----------------|---------------|--------------|------------------|-----------|----|----------------|
| <br>  入力容量<br> | <br>  全入力<br> | <br>  CI<br> | <br>  f=1MHz<br> | <br> <br> | 10 | <br>  PF  <br> |
| <br>  出力容量<br> | <br>  全出力<br> | <br>  CO<br> | <br>             | <br> <br> | 10 | <br>  PF  <br> |

# 4. AC Characteristics

|                            | <br> <br>  記号             | <br> <br>  条 件                                  |                    | <br> <br>  是士            | <br> <br>  単位         |
|----------------------------|---------------------------|-------------------------------------------------|--------------------|--------------------------|-----------------------|
|                            | _  <u> </u>               | * IT<br>                                        | 一                  |                          | <del>  </del>         |
|                            | <br>    fc<br>_           | <br>  (Fig. 1)<br>                              | <br>  7.5  8<br>   | <br>.0  {<br>            | <br>                  |
|                            | <br>                      | <br>  <br>                                      | <br>  40<br>       | <br>  50<br>             | <br>  60   %  <br>    |
| <br>  入力クロック立上り時間   φM<br> | <br>    TCR<br>_          | <br>  (Fig. 1)<br>                              | <br>               | <br>    30<br>           | <br>                  |
|                            | <br>    TCF<br>_          | <br>  (Fig. 1)<br>                              | <br>               | <br>    30<br>           |                       |
|                            | <br>), A1                 | <br>TAS   (Fig. 2, 3)<br>                       | <br>  10  <br>  _  | <br>                     | <br>  nS  <br>        |
|                            | <br>\1   TA<br>_          | <br>H  (Fig.2,3)<br>                            | <br>  10  <br>     | <br>                     |                       |
| <br>  チップセレクトライト幅   (<br>  | <br> S  <br>              | <br>  TCSW   (Fig. 2)<br>                       | <br>  380<br>      | <br> <br>                |                       |
| <br>  チップセレクトリード幅   C<br>  | <br>  <br>                | <br>TCSR                                        |                    | <br> <br>                |                       |
| <br>  ライトパルス幅   WR<br>     | <br>    TWW<br>_          | <br>  (Fig. 2)<br>                              | <br>  380  <br>    | <br>                     |                       |
| <br>  ライトデータセットアップ時間  <br> | <br>  DO~D7<br>_          | <br>  TWDS                                      | <br>  10<br>       | <br>  <br>               |                       |
|                            | <br>)∼D7  <br>_           | <br>TWDH                                        | <br>  30<br>       | <br> <br>                |                       |
|                            | <br>    TRW<br>_          | <br>  (Fig. 3)<br>                              | <br>  380  <br>    | <br>                     |                       |
|                            | <br>)∼D7  <br>_           | <br>TACC                                        | <br> <br>  _       | <br> <br>                | <br>  380   nS  <br>  |
|                            | <br>~D7   T<br>_[         | <br>RDH                                         | <br>  10  <br>  _  | <br>                     | <br>  nS  <br>        |
| <br>  リセットパルス幅   IC<br>    | <br>    TI<br>_           | <br>CW  (Fig.4)<br>                             | <br>  192  <br>  _ | <br>                     | <br>  Cycle  <br>     |
| <br>  メモリーデータセット時間         | <br>PADO~  <br> <br> <br> | <br>  TMDS   (Fig. 5, 6<br> <br> <br> <br> <br> |                    | <br> <br> <br> <br> <br> | <br>  nS  <br>   <br> |

| <br>  メモリーデータホールド <br> <br> <br> <br>                         | <br>  PAD7  <br>  PAD7  <br>  RAD0~  <br>  RAD7                                                                                                              | ~  <br>                          | TMDH           | <br> <br> <br> <br>                                         | <br>  10<br> <br> <br> <br>                  | <br> <br> <br> <br> | <br> <br> <br> <br> <br>                                          | <br>  nS  <br> <br> <br>                                |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------|-------------------------------------------------------------|----------------------------------------------|---------------------|-------------------------------------------------------------------|---------------------------------------------------------|
| <br>  アウトプット立上り時間<br> <br> <br> <br> <br> <br> <br> <br> <br> | SH1, SH2<br>  OPO  <br>  RMPX, ROE  <br>  RA8, RA9  <br>  RA20~  <br>  RADO~RAD7  <br>  PMPX, POE  <br>  PA8~PA11  <br>  PADO~  <br>  PAD7  <br>  \$\phi\$ s | TOR<br> <br> <br> <br> <br>      | CL=100PF (Fig. | <br>  7)  <br> | <br>   <br>   <br>   <br>   <br>   <br>      | 3                   | <br> 00   r<br> <br> | <br> S <br> -<br> -<br> -<br> -<br> -<br> -<br> -<br> - |
| <br>  アウトプット立下り時間<br> <br> <br> <br> <br> <br> <br> <br> <br> | SH1, SH2<br>  OPO  <br>  RMPX, ROE  <br>  RA8, RA9  <br>  RA20~  <br>  RA23  <br>  RADO~RAD7  <br>  PMPX, POE  <br>  PA8~PA11  <br>  PADO~  <br>  PAD7       | TOF<br> <br> <br> <br> <br> <br> | CL=100PF(Fig.  | <br>  7)  <br> <br> <br> <br> <br> <br> <br> <br> <br>      | <br> <br> <br> <br> <br> <br> <br> <br> <br> | 3                   | <br> 00   r<br> <br> <br> <br> <br> <br> <br> <br> <br>           | <br> S  <br> -<br> -<br> -<br> -<br> -<br> -<br> -      |

# 7. タイミング図

(タイミング図の設定は  $V_z=2.0V$ ,  $V_1=0.8V$ を基準とする。)



# 図5 ADPCM-A メモリーリードサイクル







#### 8. 外形図



DIMMENSIONS IN MM

# 9. Functional Overview (1)

# (a) Register Writing

When writing to the registers, first set the address, then send the data. (The order must always be address followed by data). However, if you're accessing the same address multiple times, you may write the address first and proceed to write the data register multiple times.

After writing to the address or data registers, you must wait before accessing them again. The wait time differs between address and data writes.

Wait Time

| after addr. write            | 17 cycles |
|------------------------------|-----------|
| <br>  after data write  <br> | 83 cycles |

The number of cycles is based on the master clock.

# (B) ADPCM Register Initial Values

Cleared at initialization time (IC="0"), register initial values are as follows:

| ADPCM-A |                       |             | ADPCM-B |          |            |
|---------|-----------------------|-------------|---------|----------|------------|
| ADDRESS | REGISTER              | Init. Value | ADDRESS | REGISTER | Init.Value |
| 00      | <br>  DUMP/ADPCM-A ON | <br>  "00"  | 10   00 | NTROL 1  | "00"       |

|          |                                        |                 | 1                     | 1                          | 1 1              |
|----------|----------------------------------------|-----------------|-----------------------|----------------------------|------------------|
| 01       | TOTAL LEVEL                            | <br>            | <u></u><br>  11<br>   | CONTROL 2                  | <br>  ″00″  <br> |
| 02       | <br>  TEST<br>                         | /<br>  ″00″<br> | <br>  12<br>          | <br>  START ADR (L)<br>    | <br>  "XX"  <br> |
| 08<br>0D | <br>  OUTPUT SELECT<br>  CHANNEL LEVEL | /<br>  ″00″<br> | 13<br>                | START ADR (H)              | <br>  "XX"  <br> |
| 10       | <br> <br>  START ADR (L)               | <br>            | <br>  14<br>  <u></u> | <br>  END ADR (L)<br>      | <br>  "XX"  <br> |
| 15<br>   |                                        |                 | <br>  15              | <br>  END ADR (H)          | <br>  "XX"       |
| 18<br>1D | <br>  START ADR (H)<br> <br>           | <br>  ″00″<br>  | <br> <br>  19<br>     | <br> <br>  Delta-N (L)<br> | <br>             |
| 20<br>25 | <br>  END ADR (L)<br>                  | <br>  ″00″<br>  | <br>  1A<br>          | <br>  DELTA-N (H)<br>      | <br>  "XX"  <br> |
| 28       | <br> <br>  END ADR (H)                 | <br>            | <br>  1B<br>          | <br>  EG CONTROL<br>       | <br>  "XX"  <br> |
| 2D<br>   | <u> </u>                               |                 | <br>  10<br>          | <br>  FLAG CONTROL<br>     | <br>  ″00″  <br> |

"XX" = undefined

# Functional Overview (2)

# ■ Register Address Allocation



(a) Read/Write Data(SSG)

| ADDR. | D7              | D6 | D5 | D4         | D3   | D2     | D1     | D0 | COMMENT                          |
|-------|-----------------|----|----|------------|------|--------|--------|----|----------------------------------|
| 00    | <br> <br>       |    |    | Fine       | Tune |        |        |    | Channel-A Tone Period            |
| 01    | <br> ======<br> |    |    | <br>  <br> |      | Coarse | e Tune |    |                                  |
| 02    | <br> <br>       |    |    | Fine       | Tune |        |        |    | <br> <br>  Channel-B Tone Period |

| 03 | <br> =================================== | <br> ===== <br>       | (      | Coarse        | Tune          |           |                     |
|----|------------------------------------------|-----------------------|--------|---------------|---------------|-----------|---------------------|
| 04 | <br>                                     | Channel-C Tone Period |        |               |               |           |                     |
| 05 | <br>                                     | <br>  <br>            | (      | Coarse        | Tune          |           |                     |
| 06 | <br>                                     | <br> <br>: <br>       | Period | d Conti       | rol           |           | Noise Period        |
| 07 | <br>  <br>                               |                       | /Tone  |               |               | /Enable   |                     |
| 08 | <br>  <br>                               | M                     |        | Level         |               |           | Channel-A Amplitude |
| 09 | <br>  <br>                               | M                     |        | Level         |               |           | Channel-B Amplitude |
| 0A | <br>  <br>                               | M                     |        | Level I       |               |           | Channel-C Amplitude |
| 0B | Fine Tune                                |                       |        |               |               |           | Envelop Period      |
| 00 | Coarse tune                              |                       |        |               |               |           |                     |
| OD | <br>                                     | =====                 | CON    | <br>  ATT<br> | <br>  ALT<br> | <br>  HLD | Envelop Shape Cycle |

# (B) Write Data (ADPCM-B)

| ADDR. | D7 D6 D5 D4 D3 D2 D1 D0 |
|-------|-------------------------|
| 10    |                         |
| 11    |                         |
| 12    |                         |
| 13    |                         |
| 14    |                         |
| 15    |                         |
| 16    | <br>  <br>              |
| 17    | <br>  <br>              |
| 18    | <br>  <br>              |
|       |                         |

| 19<br> | Delta-N(L)<br>           |
|--------|--------------------------|
| 1A<br> | <br>  Delta-N(H)<br>     |
| 1B<br> | EG Control               |
| 1C     | <br>  Flag Control  <br> |

# (c)

| I-                |                       |                |                    | I                    |                                                |
|-------------------|-----------------------|----------------|--------------------|----------------------|------------------------------------------------|
| Write Da          | ata (FM)              |                |                    |                      |                                                |
| ADDR.             | D7 D6                 | D5 D4          | D3 D2 D            | )1 DO                | COMMENT                                        |
| 21                | <br> <br> <br>        | Te             | est                |                      | <br>  LSI Test Data<br>                        |
| 22                | <br> ======<br>       | ======         | <br>  LF0<br>      | )<br>                | <br>  LFO Freq Control<br>                     |
| 24                | <br> <br>             | Tir            | mer-A              |                      | <br>  Timer-A upper 8 bits<br>                 |
| 25                | <br> ======<br>       |                | <br>===== Ti<br> _ | mer-A                | <br>  Timer-A lower 2 bits<br>                 |
| 26                | <br> <br>             | Tir            | mer-B              |                      | <br>  Timer-B Data<br>                         |
| 27                | <br>  Mode  <br> <br> | Reset<br>B A   | <br>  Enable       | Load  <br>B A        | <br>  Timer-A/B Control and<br>  2 CH Mode<br> |
| 28                |                       |                |                    | <br>  Key-ON/OFF<br> |                                                |
| 29 <b>~</b><br>2F | <br> ======<br>       |                |                    |                      |                                                |
| 31 <b>~</b> 3E    | <br> ==== <br>        | DT             | <br>  MULTI<br>    |                      | <br>  Detune/Multiple<br>                      |
| 41~4E             | <br> ==== <br>  _     |                | TL                 |                      | <br>  Total Level<br>                          |
| 51∼5E             | <br>  KS  <br>        | <br>=== <br> _ | AR                 |                      | <br>  Key Scale/Attack Rate<br>                |
| 61 <b>~</b> 6E    | <br>  AM  ====<br>  _ | <br>==== <br>  | DR                 |                      | <br>  AMON/Decay Rate<br>                      |
| 71 <b>~</b> 7E    | <br> ======<br>       | <br>==== <br>  | SR                 |                      | <br>  Sustain Rate<br>                         |
| 81 <b>~</b> 8E    | <br>                  | SL<br>         | <br>  RR<br>       |                      | <br>  Sustain Level/Release Rate<br>           |
| 91 <b>~</b> 9E    | <br> ======<br>       | ======         | <br>  SSG-<br>     | -EG  <br>            | <br>  SSG-Type Envelop Control<br>             |
| A1, A2            | <br> <br>             | F-N:           | um 1               |                      | <br> <br>  F-Numbers/Block<br>                 |

11/14/2018, 2:42 PM 15 of 23

| A5, A6 | ===== <br>           | Block      | F-Num 2  <br>         |                          |  |
|--------|----------------------|------------|-----------------------|--------------------------|--|
| A9, AA | <br> <br>            | 2 CH * F-N | <br>  <br>            | 2 CH - 2 Slot            |  |
| AD, AE | <br> ====== <br>     | 2CH*Block  | <br>  2CH*F-Num2 <br> | F-Numbers/Block<br> <br> |  |
| B1, B2 | <br> ====== <br>     | FB         | <br>  Connect  <br>   | Self Feedback/Connection |  |
| B5, B6 | <br>  L   R  <br>  _ | AMS  ==    | <br>  PMS  <br>       | LR SEL./AM, PM SENS      |  |

X Internal register address use

| <br>  slot<br> | <br>  1<br> | <br>  2<br> | 3<br>  3 | 4  |
|----------------|-------------|-------------|----------|----|
|                |             |             |          |    |
| ch1, ch3       | *1          | *5          | *9       | *D |
|                |             |             |          |    |
|                |             |             |          | *E |
| ch2, ch4       | *2          | *6          | *A       |    |
|                |             |             |          |    |

# (d) Write Data (ADPCM-A)

| D7 D6 D5 D4 D3 D2 D1 D0 | COMMENT                        |
|-------------------------|--------------------------------|
| DM  ====  AON           | Dump/ADPCM-A ON                |
| ======  ATL             | ADPCM-A Total Level            |
| Test                    | LSI Test Data                  |
| L   R  =====   AC L     | Output Select<br>Channel Level |
| Start ADDR. (L)         | Start Address                  |
| Start ADDR. (H)         |                                |
| End ADDR. (L)           | End Address                    |
| End ADDR. (L)           |                                |
|                         | DM   ====                      |

(e) Read Data

ADDR. COMMENT



Functional Overview (3)

# ADPCM-A Register Functions and Descriptions

# DUMP/ADPCM-A ON (\$00)

| <br>  D7  <br> | D6 | <br>  D5 | D4 | D3  | D2 | D1 | D0   |
|----------------|----|----------|----|-----|----|----|------|
| <br>  DM  <br> |    |          |    | AON |    |    | <br> |

DM :"1"の時音をdump, produces a sound when "0".

AON : Specify ADPCM-A channel control bits.

ADPCM-A Total Level (\$01)

| <br>  D7  <br> | D6   | D5 | D4 | D3  | D2 | D1 | DO |
|----------------|------|----|----|-----|----|----|----|
| <br>   <br>    | <br> |    |    | ATL |    |    |    |

ATL :ADPCM-A volume is set between 0  $\sim$  -47.25dB in steps of 0.75dB. all "1" equals 0 dB.

TEST (\$02)

This address is provided to test the LSI. Usually all "0".

Output Select/Channel Level (\$08-0D)

| <br>  D7    | <br>  D6<br> | D5 | D4 | D3 | D2 | D1 | DO |
|-------------|--------------|----|----|----|----|----|----|
| <br>  L<br> | <br>  R<br>  |    |    | A  | CL |    |    |

L : When "1", outputs to Left channel. R : When "1", outputs to Right channel.

ACL :Each channel's level is 0  $\sim$  -23.25dB in steps of 0.75dB.

all "1" = 0 dB

Start Addr. L/H ( $$10 \sim 15/$18 \sim 1D$ )





\* \$18  $\sim$  1D's D4  $\sim$  D7 values and \$28  $\sim$  \$2D's D4  $\sim$  D7 values must be the same.

# ■ADPCM-A Synthesis Process

| <br>  Address<br>                       | <br>  Data<br>                     |                                                      |
|-----------------------------------------|------------------------------------|------------------------------------------------------|
| <br> <br>  \$1C                         | <br> <br>  \$3F<br>                | <br>  Default<br>  Mask Flags AO-A5 (flag reset)<br> |
|                                         |                                    |                                                      |
| \$1C                                    | \$00                               | Enable flags                                         |
|                                         |                                    |                                                      |
|                                         |                                    |                                                      |
| \$01                                    | \$3F                               | Total Level setting (Maximum)                        |
|                                         |                                    |                                                      |
|                                         |                                    |                                                      |
| \$08-\$0D                               | \$DF                               | Channel Level setting (Maximum)                      |
|                                         |                                    |                                                      |
|                                         | İ                                  |                                                      |
| \$10–\$15                               | \$XX                               | Memory address start (L)                             |
|                                         |                                    |                                                      |
|                                         |                                    |                                                      |
| \$18-\$1D                               | \$XX                               | Memory address start (H)                             |
|                                         |                                    |                                                      |
|                                         |                                    |                                                      |
| \$20–\$25                               | \$XX                               | Memory address end (L)                               |
|                                         |                                    |                                                      |
|                                         | İ                                  |                                                      |
| \$28-\$2D                               | \$XX                               | Memory address end (H)                               |
|                                         |                                    |                                                      |
| <br>  Initalize<br>  Synthesis          | <br> <br>                          |                                                      |
| <br>  \$00<br> <br> <br> <br> <br> <br> | <br>  \$XX<br> <br> <br> <br> <br> | AONビットが "1"になるのに同期して各チャンネルの   合成開始(DM bit = "0")。    |

#### ■ADPCM-A Sound Source

| <br>  Chan.<br> | <br>  AON bit<br> | Output<br>Select | Start<br>  Address<br> | End<br>  Address<br> | <br> End Synth.<br> | <br>  Flag  <br> |
|-----------------|-------------------|------------------|------------------------|----------------------|---------------------|------------------|
| <br>  1<br>     | <br>  DO          | \$08             | <br>  \$10/\$18<br>    | <br>  \$20/\$28<br>  | <br>  FLAG<br>      | AO               |
| <br>  2<br>     | <br>  D1<br>      | \$09<br>         | <br>  \$11/\$19<br>    | <br>  \$21/\$29<br>  | <br>  FLAG<br>      | <br>  A1  <br>   |
| <br>  3<br>     | <br>  D2<br>      | \$0A             | <br>  \$12/\$1A<br>    | <br>  \$22/\$2A<br>  | <br>  FLAG<br>      | A2  <br>         |
| <br>  4<br>     | <br>  D3<br>      | \$0B             | <br>  \$13/\$1B<br>    | <br>  \$23/\$2B<br>  | <br>  FLAG<br>      | A3  <br>         |
| <br>  5<br>     | <br>  D4<br>      | \$0C             | <br>  \$14/\$1C<br>    | <br>  \$24/\$2C<br>  | <br>  FLAG<br>      | <br>  A4  <br>   |
| <br>  6<br>     | <br>  D5<br>      | \$0D             | <br>  \$15/\$1D<br>    | <br>  \$25/\$2D<br>  | <br>  FLAG<br>      | <br>  A5  <br>   |

Functional Overview (4)

#### ■ADPCM-B Register Functions and Descriptions

Control 1 (\$10)

D7 D6 D5 D4 D3 D2 D1 D0 START - - REPEAT - - - RESET

ADPCM-B Start, Control external memory access

RESET : 実行中に"1"とすると初期状態に戻る。但し、REPEATは"0"。 REPEAT: When "1", repeats ADPCM-B output from the same addresses. START: When "1", ADPCM-B output begins.

# Control 2 (\$11)

D7 D6 D5 D4 D3 D2 D1 D0 L R - - - - -

L : When "1", output to Left channel  $% \left( 1\right) =\left( 1\right) \left( 1\right)$ R: When "1", output to Right channel

Start Address L/H (\$12/\$13)

D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0 | 0 0 0 0 0 0 0



End Address L/H (\$14/\$15)



Delta-N L/H (\$19/\$1A)



The sampling rate for ADPCM-B is specified like so:

$$f. = \frac{\Delta N}{256} * 55.5 [KHz]$$

(Translator's note: The original document I translated had division by 216.)

# EG Control (\$1B)



ADPCM-B Output Level Control

Flag Control (\$1C)

| _ |            |     |    |     |            |     |     |     |    |     |    |     |     |     |    |     |
|---|------------|-----|----|-----|------------|-----|-----|-----|----|-----|----|-----|-----|-----|----|-----|
| 1 |            | - 1 |    | - 1 |            |     |     | - 1 |    | - 1 |    | - 1 |     | - 1 |    | - 1 |
| : | <b>-</b> - | -   | ь. | -   | <b>D</b> E | - 1 | D.4 | -   | ь. | -   | ь. | -   | D.4 | -   | ъ. | -   |
|   | υ <i>1</i> |     | D6 |     | D5         |     | D4  | - 1 | D3 |     | D2 | - 1 | וט  |     | DO |     |

| l   |       |     |     |     |     |     |     |
|-----|-------|-----|-----|-----|-----|-----|-----|
|     |       |     |     |     |     |     |     |
| MSK |       | MSK | MSK | MSK | MSK | MSK | MSK |
| ÌВ  | ĺ _ ĺ | A5  | A4  | A3  | A2  | A1  | A0  |
| İ   | İi    |     | İ   |     | İi  | İi  | i   |

ADPCM Flag Control

When MSK bit = "1", the corresponding flag in Status 1 is "0".

# ■ADPCM-B Synthesis Process

| Addr.                         | Data                | Comment                                                                                                   |
|-------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------|
| <br> <br>  \$1C               | \$80                | Default<br>Mask Flag B (Reset flags)                                                                      |
| <br>  \$1C<br>                | <br>  \$00  <br>    | Enable flags                                                                                              |
| <br>  \$10<br>                | \$00  <br>  \$00    | Enable ADPCM-B output                                                                                     |
| <br>  \$11<br>                | <br>  \$CO  <br>    | L and R channel output                                                                                    |
| <br>  \$12<br>                | <br>  \$XX  <br>    | Memory start address (L)                                                                                  |
| <br>  \$13<br>                | <br>  \$XX  <br>    | Memory start address (H)                                                                                  |
| <br>  \$14<br>                | <br>  \$XX  <br>    | Memory end address (L)                                                                                    |
| <br>  \$15<br>                | <br>  \$XX  <br>    | Memory end address (H)                                                                                    |
| <br>  \$19<br>                | <br>  \$BA  <br>    | Sampling Rate 16 KHz (∠N=18874)                                                                           |
| <br>  \$1A<br>                | <br>  \$49  <br>    |                                                                                                           |
| <br>  \$1B  <br>              | <br>  \$FF  <br>    | Set the output level (Maximum)<br>Synthesis Initiation                                                    |
| <br>  \$10  <br>              | \$80  <br>  (/\$90) |                                                                                                           |
| <br> <br>  (\$10)<br>  (\$10) | (\$80)<br>(\$01)    | Synthesis<br>FLAG Bが "1"となり合成終了を指示するまで待機。<br>(Cancel repeat.)<br>(Force stop synthesis.)<br>Synthesis End |
| \$10<br>                      | \$00<br>            | Stop ADPCM-B output. Clear register \$10                                                                  |

(Translator's note: The first entry in "Sampling Rate 16 KHz was "xx". 18874 = \$49BA)

Functional Overview (5)

# ■ LFO Register Function and Description

# LFO Frequency (\$22)

| <br>  D7<br> | D6 | D5 | D4    | D3     | <br>  D2<br>   | D1   | D0        |
|--------------|----|----|-------|--------|----------------|------|-----------|
| <br>         |    |    | ===== | LFO ON | <br>  FREQ<br> | CONT | <br> <br> |

|  | FREQ CONT | <br>  0   |             | 2     | 3           | 4     | <br>  5  | 6         | 7         |
|--|-----------|-----------|-------------|-------|-------------|-------|----------|-----------|-----------|
|  |           | <br>      | <br>        |       |             |       | <br>     | <br>      |           |
|  | freq (Hz) | 3. 98<br> | 5. 56  <br> | 6. 02 | 6. 37  <br> | 6. 88 | 9.63<br> | 48. 1<br> | 72. 2<br> |

FREQ CONT : Value is set based on the 8 values in the above table.

LFO ON : When "1", LFO is on.

# PMS/AMS/LR (\$B5 - \$B6)

| <br>  D7<br> | <br>  D6<br> | <br>  D5<br> | D4 | <br>  D3<br> | D2 | D1  | D0 |
|--------------|--------------|--------------|----|--------------|----|-----|----|
| <br>  L<br>  | <br>  R<br>  | AMS          |    | <br>         |    | PMS |    |

PMS : Control phase modulation (based on table below).

AMS : Control amplitude modulation (based on table below).

L,R : Specify Left/Right channel output.

| <br>  PMS          | <br>  0<br>      | <br>  1<br>    | <br>  2   | 3   | <br>  4<br>        | <br>  5<br>       | <br>  6<br>       | <br>  7<br>       |
|--------------------|------------------|----------------|-----------|-----|--------------------|-------------------|-------------------|-------------------|
| <br> Diff. (Cents) | <br> <br>  0<br> | <br> <br> ±3.4 | <br> ±6.7 | ±10 | <br> <br>  ±14<br> | <br> <br> ±20<br> | <br> <br> ±40<br> | <br> <br> ±80<br> |

| <br>  AMS  | <br>  0<br> | <br>  1<br> | <br>  2 | <br>  3  <br> |
|------------|-------------|-------------|---------|---------------|
|            |             |             | 5.9     |               |
| Diff. (dB) | 0           | 1.44        |         | 11.8          |
|            |             |             |         |               |

# Decay Rate/AMON (\$61 - \$6E)

| <br> <br>  D7<br> | <br>  D6        | D5         | D4 | D3 | D2  | D1 | DO |
|-------------------|-----------------|------------|----|----|-----|----|----|
| <br>  AMON<br>    | <br> ======<br> | <br>  <br> |    |    | DR* |    |    |

\*DR : Decay Rate

AMON : Control amplitude modulation for each slot. On when "1".

#### Functional Overview (6)

# ■ Status Read

Status 0 (Read) (\$XX)

| <br>  D7<br>   | <br>  D6<br>         | D5     | D4     | D3    | D2 | <br>  D1<br>       | <br>  DO  <br>             |
|----------------|----------------------|--------|--------|-------|----|--------------------|----------------------------|
| <br>  BUSY<br> | <br> ======<br> <br> | ====== | ====== | ===== |    | <br>  FLAG<br>  TB | <br>  FLAG  <br>  TA  <br> |

When DO, D1 are "1", IRQ is "0".

: Set to "1" when Timer A has finished/expired. : Set to "1" when Timer B has finished/expired. FLAG TB

BUSY : データをレジスタにロード中 "1" になる。

# Status 1 (Read) (\$XX)

| <br>  D7<br>      | <br>  D6  <br>       | D5 | D4 | <br>  D3<br> | D2   | D1 | <br>  DO  <br> |
|-------------------|----------------------|----|----|--------------|------|----|----------------|
| <br>  FLAG<br>  B | <br> ===== <br> <br> |    |    |              | FLAG |    | : :            |

FLAG A0  $\sim$  A5 : Set to "1" when each ADPCM-A channel reaches its end address. FLAG B : Set to "1" when ADPCM-B has reached the end address.

# Additional Information from Others

- ・ADPCM-A部のADPCM音源は、YM2608に内蔵しているリズム音源部 に外付けROMのアドレス指定が、出来るようになったもののようで 音の出し方や、ボリュームのステップ等は、リズム音源と同等らしいです。
- ADPCM-B seems to be the same as the ADPCM in the YM2608.
- There is a second version of the YM2610, some call it the YM2610B. The B version has 6 FM channels as opposed to 4.

[E0F]